# Single-phase M-channel interleaved and N-switch Paralleled power factor corrector using EL model passivity control 

WANG Nan ${ }^{1}$, LU Fei ${ }^{1}$, YANG Xi-jun ${ }^{1}$, LIU Ming-lin ${ }^{2}$, LEI Huai-gang ${ }^{2}$<br>( ${ }^{1}$ Key Laboratory of Control of Power Transmission and Conversion, Ministry of Education (Department of Electrical Engineering, Shanghai Jiao Tong University), Shanghai 200240, China)<br>( ${ }^{2}$ shanghai Ruking Electronic Technology Co. LTD, Shanghai 200072, China)


#### Abstract

For high-power home inverter air conditioners and other electrical equipment which are supplied by single-phase AC power source, single-phase power factor correction (APFC) is needed. For example, multi-level interleaved APFC or single-level APFC with multiple power devices in parallel. This paper proposes a new single-phase M level and N power devices in parallel PFC which is driven by shift phase control method. Then the paper analysis its circuit structure and working principle, including voltage transformation ratio, ripple current, driving method and control methods. This MN APFC can transmit high power and reduce the switching frequency of the power devices. This circuit structure simplifies the selection of power devices. Meanwhile, it can also maintain the operating frequency of the boost inductor unchanged or maintain the switching frequency of the power device constant. This control method improves the operating frequency of the boost inductor several times and simplifies the inductor design. This paper establishes the EL (Euler-Lagrange) mathematical model of MN PFC which is working in continuous conduction mode (CCM) based on its power circuit. The passivity of MN PFC is proved and passivity-based controller using stated variables feedback, damping injection method is designed in this paper. The proposed control scheme which don't need proportion integral controller has strong robustness on disturbance of input voltage, load and parameters of system components. Especially in applications of wide range load, the dynamic response of input current is very fast and the output voltage almost has no changes so that the power factor correction and constant DC output functions of PFC are realized. Meanwhile, MN PFC employing passivity-based controller has a good effect on current sharing. Then, as 2 x 2 PFC for example, this method is simulated and analyzed by MATLAB/SIMULINK. Simulation results show that the passivity-based controller has a superior performance and the method is feasible.


Key words: Power factor correction, two-channel interleaved, two-device paralleled, phase-shifted driving, passivity-based control, current sharing

## 1 Introduction

Single-phase active power factor corrections (APFC) can eliminate harmonic currents and gain unitary power factor at mains, which can make electric equipment fed by single-phase power supply meet the harmonic current standards ${ }^{[1 \sim 2]}$. It has been extensively applied to inverter household appliances and communication power supplies. APFC has made great progress in circuit topology, control strategy, modulation algorithm, analyses approach and implementation technology. In terms of circuit topology, quite a lot of different circuit structures arise, inclusive of bridged APFC and bridgeless APFC ${ }^{[3]}$, single-channel APFC and interleaved APFC ${ }^{[4 \sim 7]}$,

This paper is supported by the China national natural science funds (60934005), and supported by 2011 Minhang district technology innovation project: enterprise-university cooperation.
two-level APFC and three-level APFC ${ }^{[8 \sim 11]}$, and so on.
In the field of inverter air-conditioner, in order to increase power ratings, to facilitate the select the power devices and mounting and to decrease the overall cost, multi-channel interleaved APFC (IPFC) are employed gradually. Though the boost inductors can be mounted on the print circuit board (PCB), the equivalent ripple frequency of inductor current equates that of power devices, which causes complicated design and control with high number of channel. Only if multi-device paralleling method and synchronous driving are used in single-channel APFC, which can raise the power stage, however it is difficult to mount the inductors on board and makes design complicated due to excessive power devices. Therefore, in this paper, a novel control idea are presented, that is, on the basis of principle of multi-channel interleaved APFC and multi-device paralleling method, a phase-shift driving method is utilized to drive power devices,
aiming at increasing the power rating, improving the selection and design of boost inductor and power devices.

In general, interleaved APFC operates as follows: to sample the instantaneous output voltage, the inductor currents and the rectified AC voltage in advance, then to control its operation by adopting linear control theories ${ }^{[12 \sim 14]}$. It is evident that linear control theories bring about a slow response of inductor current and an inferior dynamic performance, which leads to an unsatisfactory control effect under a widely varying load. In terms of switching characteristics of APFC, it is periodic time-varying structure system, so advanced non-linear control strategies can benefit the control effects. Passivity control is a kind of energy control in essence, which is widely used in controlled rectifier ${ }^{[15 \sim 16]}$, DC-DC converters ${ }^{[17 \sim 18]}$, active power filter, etc. playing a very good role and showing promotion value. In the process of design of controller, the energy function can gain accelerated convergence by injecting appropriate damping, meanwhile the stability of control system can be guaranteed ${ }^{[19 \sim 21]}$. Considering all of that, in the paper, take two-channel interleaved and two-switch paralleled power factor corrector (2x2 APFC) for instance, the modulation principle and Euler-Lagrange (EL) mathematical model are analyzed, then the passivity controller is designed using state feedback and damping injection, in order for fast current response, stable DC voltage, excellent current-sharing, better resistance to disturbance ability, etc.

## 2 Circuit topology and modulation principle

The general M-channel interleaved and N -switch paralleled power factor corrector (MxN APFC) is shown in Fig.1, which is powered by single-phase AC power supply and produces DC voltage at output and sinusoidal current at input. It consists of diode rectifier

B1 ( D1~D4 ), boost inductors (L1~LM), fast recovery diodes(FRD, D1~DM), power devices (S11~S1N,... SM1~SMN), electrolysis capacitor (E1), filtering capacitor (C1) and stabilizing resistor (R1), where L1, D1 and S11~S1N Constitute the first-channel APFC, LM, DM and SM1~SMN Constitute the M-channel APFC. There all N power switches in each-channel APFC.


Fig. 1 Power stage of MxN APFC

### 2.1 M-channel single-device APFC

The M-channel interleaved APFC is shown in Fig.2, where each-channel APFC shares the output voltage control signal from voltage control outer loop, and current control inner loop can employs all of the existing control methods. In contrast, power devices belonging to each-channel interleaved APFC are driven in a staggering manner of phase-shift of $360^{\circ} / \mathrm{M}$ or time-shift of switching-period/M. Assuming the carrier frequency is $f_{s}$, then the switching frequency of each power switch is $f_{s}$, the current ripple frequency of boost inductor is $\mathrm{f}_{\mathrm{s}}$, and the synthesis current ripple frequency of M inductors is $\mathrm{Mf}_{\mathrm{s}}$. Considering each-channel APFC shares voltage control outer loop, then the voltage transfer-ratio caused by each-channel APFC between output side and input side is written as below:

$$
\begin{equation*}
U_{\mathrm{dc}} /\left|u_{\mathrm{in}}\right|=1 /(1-\mathrm{D}) \tag{1}
\end{equation*}
$$

where $U_{\mathrm{dc}}$ represents output DC voltage, $\left|u_{\mathrm{in}}\right|$ represents absolute $A C$ input voltage, $D$ represents duty cycle of power device, $D$ falls into the interval [ 0,1 ]. In practice, the valid upper limit of duty cycle is about 0.95 .


Fig. 2 Power stage of M-channel APFC

Since each-channel of APFC works independently, then it undertakes the delivered power of $\mathrm{P}_{0} / \mathrm{M}$, where
$\mathrm{P}_{\mathrm{o}}$ is the total delivered power. The conduction currents of power device and boost inductor are identical, and current stresses of power device are reduced by M times.

### 2.2 N-power device paralleled (Driven in synchronous manner)

Single-channel N-device paralleling APFC is shown in Fig.3. Considering the N devices use the same driving signal, they can be treated as only one device. Also assuming the carrier frequency is $f_{s}$, then the switching frequency of each power switch is $f_{s}$, and the current ripple frequency of boost inductor is $f_{s}$. The voltage transfer ratio of single-channel APFC between output side and input side can be written as equation 1. The maximum duty cycle of power device approaches one, and the valid upper limit of duty cycle is about 0.95 .

Given power devices connected in-parallel have the same switching characteristics, then each of them undertakes the delivered power of $\mathrm{P}_{0} / \mathrm{M}$, so the conduction current of power device is $1 / \mathrm{N}$ of the current of boost inductor. Because these power devices are employed in discrete design, the problem of current sharing among N devices ought to be especially considered. The larger N is, the more complicated the design is.

### 2.3 N -power device paralleled (Driven in phase-shift manner)

Single-channel N-device paralleling APFC is shown in Fig.3, where the N devices are driven in phase-shift manner. Assuming the carrier frequency is $f_{s}$, then the switching frequency of each power switch is $f_{s}$, and the current ripple frequency of boost inductor
is $\mathrm{Nf}_{\mathrm{s}}$.


Fig. 3 Power stage of single-channel N-device paralleling APFC

The single-channel APFC has a voltage control outer loop and a current control inner loop. The topology has only one final control signal and two available control methods:
(1) It employs one carrier signal and produces the first driving pulse, then produces the other $\mathrm{N}-1$ driving pulses by shifting first driving pulse.
(2) It employs N carrier signals shifted by $360^{\circ} / \mathrm{N}$ to one another and produces the N driving pulses accordingly.

Under the former two circumstances, the voltage transfer ratio of single-channel APFC between output side and input side can be derived as equation 1 . The maximum duty cycle of power device approaches one. However the power devices are switched on/off in an interleaved manner, it is easy to draw the conclusion that the maximum duty cycle of each device is less than $1 / \mathrm{N}$, otherwise the sum of duty cycle of each-device would be larger than one, which would bring about the consequence that the inductor is charged successively, and it has no time to release energy into the post-stage electrolysis capacitor bank.

$$
\begin{equation*}
U_{\mathrm{dc}}| | \psi_{\mathrm{in}} \mid=1 / \quad 1-\mathrm{ND} \tag{2}
\end{equation*}
$$

Theoretically, the maximum duty cycle of each power device is $1 / \mathrm{N}$. Of course, the valid upper limit of duty cycle is less than $1 / \mathrm{N}$. Accordingly, the current ripple frequency of boost inductor increases by N times. The resultant current ripple is relevant to the variation of the input AC voltage.

Assuming the power devices connected in-parallel are of the same characteristic, each of them takes the power by $\mathrm{P}_{0} / \mathrm{N}$, therefore the total conduction current of power device is identical to that of the boost inductor. The conduction time of each power device decrease by N times, while at the same time their current stresses remain unchanged basically.

### 2.4 MxN APFC (Driven in phase-shift manner)

The general M-channel interleaved N -switch paralleled power factor corrector (MxN APFC) is shown in Fig.1. Each channel of APFC is regulated by $\mathrm{T}_{\mathrm{s}} / \mathrm{M}$, where $\mathrm{T}_{\mathrm{s}}$ represents switching period. At switching-period/M of each-channel, the N devices belonging to one channel of APFC are driven in a staggering manner of phase-shift by $360^{\circ} / \mathrm{MN}$ or of
time-shift by $\mathrm{T}_{s} / \mathrm{MN}$. Each channel of APFC takes the power of $\mathrm{P}_{\mathrm{o}} / \mathrm{M}$. The current ripple frequency of boost inductor is $\mathrm{Nf}_{\mathrm{s}}$, the synthesis current ripple frequency of inductors is $\mathrm{MNf}_{\mathrm{s}}$, and the conduction current of power device is $1 / \mathrm{M}$ of overall current of boost inductor.

According to the above analysis, two driving approaches are put forwards:
(1) One switching period is divided into M equal parts, and each channel of APFC makes use of one appropriate part. Within one part, the belonged N devices are switched on/off in turn. The phase shift is $360^{\circ} / \mathrm{MN}$, and the maximum duty cycle of power device is ( $1-1 / \mathrm{MN}$ ).
(2) One switching period is divided into M equal parts, and the N devices of each-channel APFC are scattered into the M parts. The phase shift is $360^{\circ} / \mathrm{M}$, and the maximum duty cycle of power device is (1-1/M).

Take 2-channel interleaved 2-switch paralleled power factor corrector ( 2 x 2 APFC ) for instance, which is shown in Fig.4. For driving method 1, within one entire switching-period, the switching-on order of the power device is $S_{11} \rightarrow S_{12} \rightarrow S_{21} \rightarrow S_{22}$. The maximum duty cycle of power device is 0.75 . While for driving method 2 , the order is $\mathrm{S}_{11} \rightarrow \mathrm{~S}_{21} \rightarrow \mathrm{~S}_{12} \rightarrow \mathrm{~S}_{22}$. The maximum duty cycle of power device is 0.5 .

Take 3-channel interleaved 2-switch paralleled power factor corrector (3x2 APFC) for instance, , which is shown in Fig.5. For driving method 1, within one entire switching-period, the switching-on order of the power device is $\mathrm{S}_{11} \rightarrow \mathrm{~S}_{12} \rightarrow \mathrm{~S}_{21} \rightarrow \mathrm{~S}_{22} \rightarrow \mathrm{~S}_{31} \rightarrow \mathrm{~S}_{32}$. The maximum duty cycle of power device is 0.75 . While for driving method 2 , the order is $\mathrm{S}_{11} \rightarrow \mathrm{~S}_{21} \rightarrow \mathrm{~S}_{31} \rightarrow \mathrm{~S}_{12} \rightarrow \mathrm{~S}_{22} \rightarrow \mathrm{~S}_{32}$. The maximum duty cycle of power device is 0.33 .

It is clear that each channel of APFC has only one final control signal, two control approaches are put forwards:
(1) To employ one carrier signal, and to get one driving pulse by comparing it with the final current inner loop control signal, then to get the other $\mathrm{N}-1$ driving pulses by phase-shifting the pulse.
(2) To employ N phase-shifted carrier signals and to get the other N driving pulses by comparing them with the final current inner loop control signal one by
one.


Fig. 4 Power stage of two-channel N-device paralleling APFC


Fig. 5 Power stage of three-channel 2-device paralleling APFC

In this paper, the first driving approach and second control approach are employed. For $3 x 2$ APFC, the phase shift of the four power devices is $90^{\circ}$, the switching states are listed as below:
(1) When D falls into the interval [0, 1/4), the number of the switched-on devices is $1, ~ 0, ~ 1, ~ 0 \ldots \ldots$ in time domain, where D represents the duty cycle of a single power device ;
(2) When D is $1 / 4$, the number of the switched-on
devices is $1, ~ 1, ~ 1, ~ 1 \ldots \ldots$ in time domain;
(3) When D falls into the interval $[1 / 4,1 / 2$ ), the number of the switched-on devices is $2,1,2,1 \ldots \ldots$ in time domain;
(4) When $D$ is $1 / 2$, the number of the switched-on devices is $2,2,2,2 \ldots \ldots$ in time domain;
(5) When D falls into the interval $[1 / 2,3 / 4$ ), the number the switched-on devices is $3,2,3,2 \ldots \ldots$ in time domain;
(6) When $D$ is $3 / 4$, the number of the switched-on devices is $3,3,3,3 \ldots \ldots$ in time domain;
(7) D falls into the interval $[3 / 4,1]$, the number of the switched-on devices is $4,3,4,3 \ldots$ in time domain;

When D falls into the interval $[3 / 4,1]$, it can be
easily seen that the inductor has no time to release its stored energy and the APFC fails to work, so it doesn't have practical significance in the situation.

Given $U_{\mathrm{dc}}$ is the average output DC voltage with a small ripple, $u_{i n}$ is the instantaneous input AC voltage. When D falls into the interval [1/4, 3/4], take branch $\mathrm{L}_{1}$ for instance, the switching states are shown in Fig.6.


Fig. 6 Waveforms of inductor currents and driving pulses when $1 / 4<D<3 / 4$

When $(1 / 4+D) T_{s}$,

$$
\begin{equation*}
u_{i n}=\mathrm{L}_{1} \frac{d i_{L 1}}{d t} \tag{3}
\end{equation*}
$$

When $(3 / 4-D) T_{s}$,

$$
\begin{equation*}
u_{i n}=\mathrm{L}_{1} \frac{d i_{L 1}}{d t}+U_{d c} \tag{4}
\end{equation*}
$$

According to the balance equation of volt-second product,

$$
\begin{gather*}
u_{i n}(D+1 / 4) T_{s}=\left(U_{d c}-u_{i n}\right)(3 / 4-D) T_{s}  \tag{5}\\
\frac{U_{d c}}{\left|u_{i n}\right|}=\frac{1}{3 / 4-D} \tag{6}
\end{gather*}
$$

While D falls into the interval [0, 1/4], the switching states are shown in Fig.7.

When $2 D T_{s}$,

$$
\begin{equation*}
u_{i n}=\mathrm{L}_{1} \frac{d i_{L 1}}{d t} \tag{7}
\end{equation*}
$$

When $(1-2 D) T_{s}$,

$$
\begin{equation*}
u_{i n}=\mathrm{L}_{1} \frac{d i_{L 1}}{d t}+U_{d c} \tag{8}
\end{equation*}
$$



Fig. 7 Waveforms of inductor current and driving pulse when $0<D<1 / 4$

According to the balance equation of volt-second product,

$$
\begin{gather*}
2 D T_{s} u_{i n}=\left(U_{d c}-u_{i n}\right)(1-2 D) T_{s}  \tag{9}\\
\frac{U_{d c}}{\left|u_{i n}\right|}=\frac{1}{1-2 D} \tag{10}
\end{gather*}
$$

Take single-channel and single-device APFC, i.e. the traditional APFC, as the reference, the different performance indexes of the above mentioned APFCs' are shown in table 1.

Table 1. Performance comparison of different APFC’s

|  |  | M-channel |
| :---: | :---: | :---: | :---: | :---: |
| APFC |  |  | | Single-channel |
| :---: |
| N-paralleled |
| (synchronous |
| driving ) | | N-paralleled |
| :---: |
| (phase-shift |
| driving ) |$\quad$ MN APFC


| current |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Ripple amplitude of synthesized current | fall | unchanged | fall | fall |
| switching <br> frequency <br> of power device | unchanged | unchanged | unchanged | unchanged |
| current amplitude of power device | 1/M | 1/N | unchanged | 1/M |
| Conduction <br> loss of power device | fall | fall | Approx. <br> 1/N | Approx. <br> 1/N |
| switching loss of power device | Approx. <br> 1/N | Approx. <br> 1/N | unchanged | Approx. <br> 1/N |

It is evident that the performances of the M-channel interleaved APFC and the single-channel N-power device paralleled APFC which is driven in phase-shift are superior to the single-channel single-device APFC and single-channel N -power device paralleled APFC which is driven in the synchronous way.

By integrating the two circuit topologies, a new topology is proposed, which is M-channel interleaved and N-switch paralleled APFC driven by means of phase-shift. This circuit meets the requirements of high power applications. For high-power APFC, there are three available application schemes stated as below:
(1) For single-channel and single-device APFC, at present, its power rating reaches above 8 kW , nevertheless the performance cost ratio is low, and the boost inductor can only be mounted off the print circuit board (PCB).
(2) For multi-channel interleaved single-device APFC, including two-channel, three-channel and four-channel, etc. their power rating can exceed 10 kW . The performance cost ratio is high, and the boost inductors can be mounted on the print circuit board
(PCB).
(3) For single-channel interleaved multi-switch paralleled APFC, there are all three selected schemes as bellow:
A) Maintaining the current ripple frequency of boost inductor constant and decreasing carrier frequency by many times, the conduction loss and switching loss of power device can be reduced correspondingly.
B) Maintaining the carrier frequency constant and increasing current ripple frequency of boost inductor by many times, the inductance of boost inductor can be reduced correspondingly.
C) Making balance between these two above schemes, by decreasing carrier frequency appropriately and increasing current ripple frequency of boost inductor appropriately, the conduction loss and switching loss of power device can be reduced dramatically, while at the same time the inductance of boost inductor can be reduced.

### 2.5 Analysis of inductor's current ripple

Considering the relationship between the inductor current of each-channel and the synthesized current, there are two situations in view of the duty cycle of each IGBT as below:

$$
\begin{gather*}
D_{i}=4 D \quad(0<\mathrm{D}<1 / 4)  \tag{11}\\
D_{i}=2 D-1 / 2 \quad(1 / 4<\mathrm{D}<3 / 4) \tag{12}
\end{gather*}
$$

where $D$ represents the duty cycle of IGBT, and $D_{i}$ represents the duty cycle of synthesis current.

When $0<\mathrm{D}<1 / 4$, the inductor current of each-channel and synthesis current is shown in Fig.8. The waveforms and data come from the simulation analysis by means of MATLAB/Simulink. The ripple frequency of synthesized current behaves as the four times of the carrier frequency.

As shown in Fig.8, the decreased input current ripple profits from the reasonable current phase-shift of L1 and L2. Assuming the inductances of L1 and L2 are L , and the switching period is $\mathrm{T}_{5}$, then

$$
\begin{gather*}
\Delta i_{L 1}=\frac{u_{i n}(t)}{L} \cdot 4 D(t) \cdot \frac{T_{\mathrm{s}}}{4}  \tag{13}\\
\Delta i_{L 2}=\frac{u_{i n}(t)-U_{o}}{L} \cdot 4 D(t) \cdot \frac{T_{s}}{4} \tag{14}
\end{gather*}
$$

$$
\begin{equation*}
u_{i n}(t)=U_{o}[1-2 D(t)] \tag{15}
\end{equation*}
$$



Fig. 8 Waveforms of synthesized inductor current

$$
(0<D<1 / 4)
$$

Add equations 9, 10, 11 and 12 together, according to equation 13 , when $0<D<1 / 4$, the peak value of ripple current of inductor is written as below:

$$
\begin{equation*}
\Delta i_{i n}=\frac{T_{s} U_{o}}{L}\left(-4 D^{2}+D\right) \tag{16}
\end{equation*}
$$

Likewise, when $1 / 4<\mathrm{D}<3 / 4$, the peak of ripple current of whole inductor is written as below:

$$
\begin{equation*}
\Delta i_{i n}=\frac{T_{s} U_{o}}{2 L}\left(-4 D^{2}+D\right) \tag{17}
\end{equation*}
$$



Fig. 9 Waveform of total inductor current ( $1 / 4<\mathrm{D}<3 / 4$ )
Obviously, the input ripple current of interleaved APFC is less than those of any inductors. When $D=1 / 4$, the ripple currents of inductors cancel out each other, the input ripple current is zero. When $\mathrm{D}=1 / 8$, the peak of ripple current is greatest.

## 3 Passive control theories

## 3. 1 EL model of $2 \times 2$ APFC

Considering the conduction resistances of boost
inductors, power devices and fast recovery diodes and sense resistors, which are connected in series with the power devices at the emitter, a modified topology of 2x2 APFC is shown in Fig.10, where R1 and R2 are the equivalent series resistance of inductors L1 and L2 respectively. Assuming the each inductor is linear and omitting the inductor saturation, $\mathrm{R}_{\mathrm{s} 11}, \mathrm{R}_{\mathrm{s} 12}, \mathrm{R}_{\mathrm{s} 21}, \mathrm{R}_{\mathrm{s} 22}$ is the sum of conduction resistance and sense resistance of power switches. Sense resistance is $10 \mathrm{~m} \Omega$, and $R_{c}$ is the equivalent resistance of electrolysis capacitors at output side. $R^{\prime}$ refers to the parallel equivalent resistance of R and $\mathrm{R}_{\mathrm{C}}, R^{\prime}=R R_{c} /(\mathrm{R})+R_{c}$.

Define $S_{i}(i=1,2,3,4)$ is binary logic switching function, $\mathrm{S}_{\mathrm{i}}=1$ indicates that the device is switched on and $\mathrm{S}_{\mathrm{i}}=0$ indicates that the device is switched off. $\mathrm{i}_{1}, \mathrm{i}_{2}$, $\mathrm{i}_{3}$, $\mathrm{i}_{4}$ of power devices and $\mathrm{u}_{\mathrm{c}}$ of electrolysis capacitors are chosen state variables.


Fig. 10 Power circuit of $2 \times 2$ APFC
According to Fig.10, the state space functions are written as follow:

$$
\left\{\begin{array}{l}
\mathrm{L}_{1} \frac{d i_{11}}{d t}=u_{\mathrm{i}}-\left[R_{1}+R_{s 11} S_{11}+\frac{R R_{c}}{R+R_{c}}\left(1-S_{11}\right)\right] i_{11}-\left(1-S_{11}\right) U_{o}  \tag{18}\\
\mathrm{~L}_{1} \frac{d i_{12}}{d t}=u_{\mathrm{i}}-\left[R_{1}+R_{s 12} S_{12}+\frac{R R_{c}}{R+R_{c}}\left(1-S_{12}\right)\right] i_{12}-\left(1-S_{12}\right) U_{o} \\
\mathrm{~L}_{2} \frac{d i_{21}}{d t}=u_{\mathrm{i}}-\left[R_{2}+R_{s 21} S_{21}+\frac{R R_{c}}{R+R_{c}}\left(1-S_{21}\right)\right] i_{21}-\left(1-S_{21}\right) U_{o} \\
\mathrm{~L}_{2} \frac{d i_{22}}{d t}=u_{\mathrm{i}}-\left[R_{2}+R_{s 22} S_{22}+\frac{R R_{c}}{R+R_{c}}\left(1-S_{22}\right)\right] i_{22}-\left(1-S_{22}\right) U_{o} \\
\mathrm{C} \frac{d u_{\mathrm{C}}}{d t}=\left(1-S_{11}\right) i_{11}+\left(1-S_{12}\right) i_{12}+\left(1-S_{21}\right) i_{21}+\left(1-S_{22}\right) i_{22}-\frac{U_{o}}{R}
\end{array}\right.
$$

where $u_{i}$ denotes the rectified input voltage just after the single-phase rectifier, change equation 18 into EL model:

$$
\begin{equation*}
\mathbf{M} \dot{\mathbf{x}}+\mathbf{C x}+\mathbf{R x}=\mathbf{u} \tag{19}
\end{equation*}
$$

where M denotes a defined positive diagonal matrix; C denotes a anti-symmetrical matrix, $\mathbf{C}=-\mathbf{C}^{\mathrm{T}}$, indicating the interconnection inside the system; R denotes the
system dissipation element matrix, reflecting system dissipation characteristics; u denotes system outer in put vector; $x$ denotes system state variables.

The above matrices are expressed as below:

$$
\begin{aligned}
& \mathbf{M}=\left[\begin{array}{ccccc}
L_{1} & 0 & 0 & 0 & 0 \\
0 & L_{1} & 0 & 0 & 0 \\
0 & 0 & L_{2} & 0 & 0 \\
0 & 0 & 0 & L_{2} & 0 \\
0 & 0 & 0 & 0 & C
\end{array}\right] \\
& \mathbf{C}=\frac{R}{R+R_{C}}\left[\begin{array}{ccccc}
0 & 0 & 0 & 0 & \left(1-S_{1}\right) \\
0 & 0 & 0 & 0 & \left(1-S_{2}\right) \\
0 & 0 & 0 & 0 & \left(1-S_{3}\right) \\
0 & 0 & 0 & 0 & \left(1-S_{4}\right) \\
-\left(1-S_{1}\right) & -\left(1-S_{2}\right) & -\left(1-S_{3}\right) & -\left(1-S_{4}\right) & 0
\end{array}\right] \\
& \mathbf{R}=\left[\begin{array}{ccccc}
\phi_{1} & 0 & 0 & 0 & 0 \\
0 & \phi_{2} & 0 & 0 & 0 \\
0 & 0 & \phi_{3} & 0 & 0 \\
0 & 0 & 0 & \phi_{4} & 0 \\
0 & 0 & 0 & 0 & \frac{1}{R+R_{C}}
\end{array}\right] \\
& \phi_{i}=R_{i}+R_{S i} S_{i}+\frac{R R_{C}\left(1-S_{i}\right)}{R+R_{C}}(\mathrm{i}=1,2,3,4) \\
& \mathbf{u}=\left[\begin{array}{lllll}
u_{i} & u_{i} & u_{i} & u_{i} & 0
\end{array}\right]^{T} \\
& \mathbf{x}=\left[\begin{array}{lllll}
i_{1} & i_{2} & i_{3} & i_{4} & u_{C}
\end{array}\right]^{T}
\end{aligned}
$$

### 3.2 Passivity control method and system passivity proof

For a non-linear system S,

$$
S:\left\{\begin{array}{l}
\dot{\mathbf{x}}=\mathbf{f}(\mathbf{x})+\mathbf{g}(\mathbf{x}) \mathbf{u} \\
\mathbf{y}=\mathbf{h}(\mathbf{x})
\end{array}\right.
$$

where $x \in R^{n}, u \in R^{m}$ is the input, $y \in R^{m}$ is the output. If the semi-defined positive energy storage function exists $\mathrm{H}(\mathrm{x})$ and defined positive function $\mathrm{Q}(\mathrm{x})$ exists, if $\forall t>0$ makes the dissipation inequality

$$
\begin{equation*}
\dot{\mathbf{H}} \leq \mathbf{u}^{\mathrm{T}} \mathbf{y}-\mathbf{Q}(\mathbf{x}) \tag{20}
\end{equation*}
$$

come into being, where $\mathbf{u}^{\mathbf{T}} \mathbf{y}$ denotes the system energy supply rate, then the system is strictly passive. The dissipation inequality indicates the passive system operates in accompany with the energy losses, therefore if smooth differential defined positive energy storage function $H(x)$ exists, $\dot{\mathbf{x}}=\mathbf{f}(\mathbf{x})+\mathbf{g}(\mathbf{x}) \mathbf{u}$ is stable at origin, and the function can be used as Lyapunov function ${ }^{[14]}$.

The involved converter system in the paper is 2 x 2 APFC, where the two paralleled power devices works as a power device equivalently, therefore the system could treated as two-channel interleaved APFC (IPFC). Also considering the individual strict passive systems after interleaved is also a strict passive system, so it is only required to proof that single-channel APFC is strict passive.

To select the energy function $\mathbf{H}=\mathbf{x}^{\mathbf{T}} \mathbf{M} \mathbf{x} / 2$, then $\dot{\mathbf{H}}=\mathbf{x}^{\mathrm{T}} \mathbf{M} \dot{\mathbf{x}}=\mathbf{x}^{\mathrm{T}} \mathbf{u}-\mathbf{x}^{\mathrm{T}} \mathbf{R} \mathbf{x}$.

Let $\mathrm{y}=\mathrm{x}, \mathbf{Q}(x)=\mathbf{x}^{\mathrm{T}} \mathbf{R} \mathbf{x}$.
Apparently, The single-channel APFC and 2x2 APFC is strictly passive.

### 3.3 Determination of the desired balance point for passivity controller design

When 2x2 APFC operates, it can obtain unitary input power factor and constant $D C$ voltage $U_{D C}$. According to the steady state operation characteristics of BOOST converter, APFC's steady state equations can be derived:

$$
\begin{align*}
& \left\{\begin{array}{l}
I_{i n}^{*}=\frac{U_{\text {in }}}{(1-2 d)^{2} R} \\
U_{o}^{*}=\frac{U_{\text {in }}}{1-2 d}
\end{array} \quad\left(0<d<\frac{1}{4}\right)\right.  \tag{21}\\
& \left\{\begin{aligned}
I_{\text {in }}^{*} & =\frac{U_{\text {in }}}{\left(\frac{3}{4}-d\right)^{2} R} \\
U^{*} & =\frac{U_{\text {in }}}{}
\end{aligned} \quad\left(\frac{1}{4}<d<\frac{3}{4}\right)\right. \tag{22}
\end{align*}
$$

where $I_{i n}^{*}$ and $U_{o}^{*}$ refers to the average input current and average output voltage when the converter works at equilibrium point; $U_{\text {in }}$ refers to average input voltage.

Given the input current $I_{i n}^{*}$, then

$$
\begin{equation*}
I_{i n}^{*}=\frac{U_{o}^{* 2}}{U_{i n} R} \tag{23}
\end{equation*}
$$

Based on the above equation, near equilibrium point, it is possible to keep the output voltage unchanged by regulating the input current. So system desired stable equilibrium point can be

$$
\begin{align*}
x_{1}^{*} & =x_{2}^{*}=x_{3}^{*}=x_{4}^{*} \\
& =\frac{1}{4} I_{i n}^{*}|\sin \omega t|=\frac{U_{o}^{* 2}}{4 U_{i n} R}|\sin \omega t|  \tag{24}\\
& x_{5}^{*}=U_{D C} \tag{25}
\end{align*}
$$

### 3.4 Passivity controller design

The basic concept of passivity controller is from Euler-Lagrange equation of the system, to extract the matrix structure of the system, to separate the matrix C of the system which reflects the passive power term

Since passive power term does not work and consumes no power loss, it can simplify system's controller design by means of proper configuration. Injection of damping term can force the total system energy track desired energy function and make the system's output error gradually approach zero.

To design state feedback control law, make x gradually track desired value $x^{*}$. Let $x_{\mathrm{e}}=\mathrm{x}-\mathrm{x}^{*}$, to select system's error energy storage function

$$
\begin{equation*}
H_{e}=\frac{1}{2} \mathbf{x}_{\mathrm{e}}{ }^{\mathrm{T}} \mathbf{M} \mathrm{x}_{\mathrm{e}} \tag{26}
\end{equation*}
$$

In order to make the system quickly converge to the desired point, to make error energy quickly converge to zero, it is needed to inject damping to speed up the system's energy dissipation. While at the same time in order to realize the dynamic and static performance decoupling control, to design it in the following manner:

To set $\mathbf{R}_{\mathrm{d}} \mathbf{x}_{\mathrm{e}}=\left(\mathbf{R}+\mathbf{R}_{\mathrm{a}}\right) \mathbf{x}_{\mathrm{e}}$, where Ra stands for damping injection defined positive matrix. Then equation 19 can be rewritten as:

$$
\begin{align*}
& \mathbf{M} \dot{\mathbf{x}}_{\mathrm{e}}+\mathbf{R}_{\mathrm{d}} \mathbf{x}_{\mathrm{e}}= \\
& \mathbf{u}-\left[\mathbf{M} \dot{\mathbf{x}}^{*}+\mathbf{C}\left(\mathbf{x}^{*}+\mathbf{x}_{\mathrm{e}}\right)+\mathbf{R} \mathbf{x}^{*}-\mathbf{R}_{\mathrm{a}} \mathbf{x}_{\mathrm{e}}\right] \tag{27}
\end{align*}
$$

To select the control law,

$$
\begin{equation*}
\mathbf{u}=\mathbf{M} \dot{\mathbf{x}}^{*}+\mathbf{C x}+\mathbf{R} \mathbf{x}^{*}-\mathbf{R}_{\mathrm{a}} \mathbf{x}_{\mathbf{e}} \tag{28}
\end{equation*}
$$

The control law 26 can make

$$
\begin{equation*}
\dot{\mathbf{H}}_{\mathrm{e}}=-\mathbf{x}_{\mathrm{e}}^{\mathrm{T}}\left(\mathbf{R}+\mathbf{R}_{\mathrm{a}}\right) \mathbf{x}_{\mathrm{e}}<0 \tag{29}
\end{equation*}
$$

To substitute equation 19 for equation 27 , then

$$
\begin{align*}
& {\left[\begin{array}{c}
u_{i} \\
u_{i} \\
u_{i} \\
u_{i} \\
0
\end{array}\right]=\left[\begin{array}{ccccc}
L_{1} & 0 & 0 & 0 & 0 \\
0 & L_{1} & 0 & 0 & 0 \\
0 & 0 & L_{2} & 0 & 0 \\
0 & 0 & 0 & L_{2} & 0 \\
0 & 0 & 0 & 0 & C
\end{array}\right]\left[\begin{array}{c}
\dot{x}_{1}^{*} \\
\dot{x}_{2}^{*} \\
\dot{x}_{3}^{*} \\
\dot{x}_{4}^{*} \\
\dot{x}_{5}^{*}
\end{array}\right]+}  \tag{30}\\
& \frac{R}{R+R_{C}}\left[\begin{array}{ccccc}
0 & 0 & 0 & 0 & \left(1-S_{1}\right) \\
0 & 0 & 0 & 0 & \left(1-S_{2}\right) \\
0 & 0 & 0 & 0 & \left(1-S_{3}\right) \\
0 & 0 & 0 & 0 & \left(1-S_{4}\right) \\
-\left(1-S_{1}\right) & -\left(1-S_{2}\right) & -\left(1-S_{3}\right) & -\left(1-S_{4}\right) & 0
\end{array}\right]\left[\begin{array}{c}
x_{1} \\
x_{2} \\
x_{3} \\
x_{4} \\
x_{5}
\end{array}\right] \\
& +\left[\begin{array}{ccccc}
\phi_{1} & 0 & 0 & 0 & 0 \\
0 & \phi_{2} & 0 & 0 & 0 \\
0 & 0 & \phi_{3} & 0 & 0 \\
0 & 0 & 0 & \phi_{4} & 0 \\
0 & 0 & 0 & 0 & \frac{1}{R+R_{c}}
\end{array}\right]\left[\begin{array}{l}
x_{1}^{*} \\
x_{2}^{*} \\
x_{3}^{*} \\
x_{4}^{*} \\
x_{5}^{*}
\end{array}\right]+\left[\begin{array}{ccccc}
R_{a 1} & 0 & 0 & 0 & 0 \\
0 & R_{a 2} & 0 & 0 & 0 \\
0 & 0 & R_{a 3} & 0 & 0 \\
0 & 0 & 0 & R_{a 4} & 0 \\
0 & 0 & 0 & 0 & R_{a 5}
\end{array}\right]\left[\begin{array}{l}
x_{1}-x_{1}^{*} \\
x_{2}-x_{2}^{*} \\
x_{3}-x_{3}^{*} \\
x_{4}-x_{4}^{*} \\
x_{5}-x_{5}^{*}
\end{array}\right]
\end{align*}
$$

According to control law equation 29, the switching functions of power devices can be derived as:

$$
\left\{\begin{array}{l}
S_{1}=\frac{u_{i}-L_{1} \dot{x}_{1}^{*}-\left(R_{1}+\frac{R R_{C}}{R+R_{C}}\right) x_{1}^{*}-R_{a 1} x_{1 e}-\frac{R x_{5}}{R+R_{C}}}{R_{s 11} x_{1}^{*}-\left(R x_{5}+R R_{C} x_{1}^{*}\right) /\left(R+R_{C}\right)}  \tag{31}\\
S_{2}=\frac{u_{i}-L_{1} \dot{x}_{2}^{*}-\left(R_{2}+\frac{R R_{C}}{R+R_{C}}\right) x_{2}^{*}-R_{a 2} x_{2 e}-\frac{R x_{5}}{R+R_{C}}}{R_{s 12} x_{2}^{*}-\left(R x_{5}+R R_{C} x_{2}^{*}\right) /\left(R+R_{C}\right)} \\
S_{3}=\frac{u_{i}-L_{2} \dot{x}_{3}^{*}-\left(R_{3}+\frac{R R_{C}}{R+R_{C}}\right) x_{3}^{*}-R_{a 3} x_{3 e}-\frac{R x_{5}}{R+R_{C}}}{R_{s 21} x_{3}^{*}-\left(R x_{5}+R R_{C} x_{3}^{*}\right) /\left(R+R_{C}\right)} \\
S_{4}=\frac{u_{i}-L_{2} \dot{x}_{4}^{*}-\left(R_{4}+\frac{R R_{C}}{R+R_{C}}\right) x_{4}^{*}-R_{a 4} x_{4 e}-\frac{R x_{5}}{R+R_{C}}}{R_{s 22} x_{4}^{* *}-\left(R x_{5}+R R_{C} x_{4}^{*}\right) /\left(R+R_{C}\right)}
\end{array}\right.
$$

Different duty cycle can bring about different switching functions.

### 3.5 Design of online identification load observer

On the basis of the above analysis, passivity control needs information of load, inclusive of output voltage, output current and output power. For the applications with heavy load disturbance, in order to enhance the robustness of the system, designing an appropriate online identification load observer can obtain satisfactory dynamic and static characteristics under the disturbance of nearly $50 \%$ rated load. The observer mathematical model is given as below:

$$
R= \begin{cases}U_{o} / I & \frac{2}{3} R_{0} \leq U_{o} / I  \tag{32}\\ \frac{2}{3} R_{0} & \frac{2}{3} R_{0}>U_{o} / I\end{cases}
$$

where $R_{0}$ represents rated load, $U_{0}$ represents output DC voltage, and I represents load current.

The aforesaid description can be in support of the implementation of $2 \times 2$ APFC, as is also proved by the follow up simulation analysis and experimental research.

## 4 Simulation analysis and experimental research

### 4.1 Simulation analysis

As a practical APFC, using passivity control strategy, 2x2 APFC is simulated by means of MATLAB/Simulink and. As a typical case, the driving pulse generation principle for any channel APFC is shown in Fig.11, and the entire simulation platform of 2x2 APFC is shown in Fig.12, where the power stage and control stage are included.


Fig. 11 Principle diagram of passivity-controlled 2x2 APFC


Fig. 12 Simulation circuit of passivity-controlled 2x2
APFC
when $D \in(1 / 4,3 / 4)$
Simulation parameters and conditions are stated as follows: the input is single-phase AC sinusoidal voltage, the desired output voltage is 385 V , the inductances of L 1 and L 2 is 1.0 mH , and their equivalent series resistance is $0.05 \Omega$, the switching frequency is 25 kHz , the load resistance is $42.35 \Omega$, the rated load is 3.5 kW . As a consequence, the RMS value of fundamental mains current is 15.91 A , i.e. its peak value is 22.5 A .

In the course of simulation, in order to imitate the practical situations, let the voltage drop of FRD be 1.5 V , the conduction voltage drop of power device IGBT be 1.5 V , the conduction resistance be $0.1 \Omega$, the voltage drop of rectifier diode be 1.5 V , AC capacitor be $2.2 \mu \mathrm{~F}$ and its ESR be $5 \mathrm{~m} \Omega$, electrolysis capacitor be $2.2 \mu \mathrm{~F}$ and its ESR be $0.1 \Omega$. Further, the damping resistances Ra1 and Ra2 are selected as $50 \Omega$,

Under the rated output power, waveforms of the mains voltage and mains current are shown in Fig. 13. Evidently, they are all sinusoidal and in phase with each other, which indicates the unitary input power factor. The THD of mains current is only $2.33 \%$. Additionally, duo to the direct current control, the
current responds to the given conditions very fast. Waveforms of the boost inductor currents are shown in Fig. 14, and those of power devices $\mathrm{S}_{11}, \mathrm{~S}_{12}, \mathrm{~S}_{21}$ and $\mathrm{S}_{22}$ are shown in Fig. 15, and waveform of output voltage is shown in Fig. 16. It is not difficult to draw the conclusion that the simulated results are identical to those from the theoretical analysis.

APFC can gain better current and voltage tracking capability with passivity control method. When the load is changed, the system behaves with fast dynamic response. When the variation of load power is 1.0 kW every 0.1 s , the waveforms of the mains voltage and mains current are shown in Fig. 17, and the waveform of output voltage is shown in Fig. 18. It is can be observed that the average output voltage keeps constant without large voltage drop, and the output voltage ripple becomes large with the increase of load power. It is natural for voltage ripple to turn larger under heavier load. The output voltage ripple can be suppressed by increasing the capacitance or speeding up the response of voltage loop.


Fig. 13 Waveforms of mains voltage and mains current under rated load




Fig. 14 Waveforms of individual inductor current and synthesized inductor current (when identical

## inductances)



Fig. 15 Waveforms of power devices S11, S12, S21 and S22


Fig. 16 Waveform of DC output voltage


Fig. 17 Waveforms of mail voltage and mains current under varying load


Fig. 18 Waveform of DC output voltage under varying load

Also from the simulated results, with the premise
of the steady system, to increase appropriate injection damping, the THD of mains current can be reduced, and the rising time of output voltage can also decline.

2 x 2 APFC can make the design of boost inductor easier and the total input current ripple lower. But for a practical APFC system, the currents of boost inductors are likely to be unbalanced, due to different device parameters and line impedances. The APFC will malfunction when the situation becomes more serious.

In order to expose the robustness of passivity control method for $2 x 2$ APFC, some of the major parameters are changed. Take the boost inductors for instance, their inductances deviate at $20 \%$ of the rated inductance, i.e. L1 is 0.8 mH , and L 2 is 1.2 mH .

Fig. 19 shows the waveforms of inductor currents and their synthesized current for the $2 x 2$ APFC. Intuitively, the two inductor currents are basically consistent in view of form and amplitude, and the average values in every switching period are identical. The ripple of synthesized current behind the diode rectifier is reduced dramatically, which lowers the difficulty of design of the inductor. Obviously, passivity control methods can bring about satisfactory effect on current sharing. Though the inductor with larger inductance can lead to lower peak to peak ripple, they deliveries the same energy in any switching period.




Fig. 19 Waveforms of individual inductor current and total inductor current (when different inductance)

### 4.2 Experimental research

Experimental parameters and conditions are
stated as follows: the input is single-phase AC sinusoidal voltage, the desired output voltage is 385 V , the rated load is 3.5 kW , and the estimated overall efficiency is $95 \%$,

As a consequence, the maximum RMS value of fundamental mains current is 16.75 A , i.e. its peak value is 23.68 A . DSP TMS320F28335 is selected as the kernel controller, and the switching frequency is 25 kHz . The two inductors is made of magnetic material FeSiAl in the form of 2 in 1 , and their inductances are 0.35 mH under rated load and rated switching frequency. The AC capacitor is $2.2 \mu \mathrm{~F}$.

The electrolysis capacitor is $5 x 680 \mu \mathrm{~F} / 450 \mathrm{~V}$, IGTB is IKW50N60H3: $50 \mathrm{~A} / 100^{\circ} \mathrm{C} / 600 \mathrm{~V}$, buried with FWD. FRD is FFAF60UA60DN: $2 x 30 \mathrm{~A} / 45^{\circ} \mathrm{C} / 600 \mathrm{~V}$. The diode rectifier is D50XB80. The driver of IGBT is TPS2812, powered by +15 V single channel power supply.

Eventually the whole 2x2 APFC platform with passivity control is implemented after repeated experiments, including hardware design and software completion. The overall efficiency is not less than 0.98 under light load and higher than 0.98 under rated load.

The mains current is almost perfect with only small ripple, and the average output DC voltage is 385 V under light load and 385 V with only 10 V peak to peak ripple under rated load.

Fig. 20 shows the waveforms of mains current of 11.4A RMS value and one of the two driving pulse train for the 2 x 2 APFC. Fig. 21 shows the waveforms of mains voltage and current of 8.69A RMS value and its current spectrum for the $2 \times 2$ APFC. Fig. 22 shows the waveforms of mains voltage, mains current and relevant data for the 2 x 2 APFC , when the output power is 3.83 kW . Evidently, 2x2 APFC has a better correction results.


Fig. 20 Waveforms of mains current and driving pulse


Fig. 21 Measured waveforms of mains voltage and mains current


Fig. 22 Measured waveforms of mains voltage and mains current

## 5 Conclusion

In the paper, a M-channel interleaved N-power device paralleling APFC (MxN APFC) is researched, and the phase-shift operation theory is described, including voltage transfer ratio, driving method and control method, which either can help to lower switching frequency of power device and keep unchanged that of boost inductor at the same time, or can help to keep unchanged switching frequency of power device and lower the that of boost inductor at the same time. MxN APFC can solve the IGBT's current sharing when connected in parallel, which can meet the requirements for high power applications.

The EL mathematical model of $2 x 2$ APFC is established, and passivity power controller is designed using damping injection method. The simulation of 2x2 APFC by MATLAB/ SIMULINK is built up, and the $2 x 2$ APFC is proved using F28335, showing the validity of the entire scheme. Passivity control strategy is characteristic of quick response of inductor current and track capability of output voltage. Dynamic
response is fast under the circumstance of fluctuated load. The average output voltage is reluctant to vary, and the mains current keeps in good sinusoidal waveform. Due to direct current control, each channel APFC still undertakes the same delivered power, showing a good current sharing.

Using phase-shift driving and passivity control strategy can simplify the design of 2 x 2 APFC to a degree, and the overcome the demerits of existing APFC's control strategies.

## References

[1] IEC61000-3-2: 1995. Electromagnetic compatibility Part3: limits-set.2: limits for harmonic current emission (equipment input current $\leq 16 \mathrm{~A}$ per phase) [M].
[2] IEC61000-3-12: 2005. Electromagnetic compatibility (EMC) Part3-2: limits-limits for harmonic currents produced by equipment connected to public low-voltage systems with input current $>16 \mathrm{~A}$ and $\leq 75 \mathrm{~A}$ per phase [M].
[3] Thomas Nussbaumer, Johann W. Kolar. Design Guidelines for Interleaved Single-Phase Boost PFC Circuits [J]. IEEE Trans, power electron, vol.56, no.7, pp. 2559-2573, July 2009.
[4] Vinaya Skanada, Anusheel Nahar. Interleaved Power Factor Correction (IPFC) Using the dsPIC DSC[J] Microchip Technology Inc, 2009.
[5] José R. Pinheiro, Hilton A. Gründling, Dalton L. R. Vidor and José E Baggio. Control Strategy of an Interleaved Boost Power Factor Correction Converter[J]. Power Electronics Specialists Conference, 1999. PESC 99. 30th Annual IEEE, pp. 137-42.
[6] Jin-song Zhu, Annabelle Pratt. Capacitor Ripple Current in an Interleaved PFC Converter [J]. IEEE Power Electronics Specialists Conference, 2008, pp.3444-3450.
[7] Pit-Leong Wong and Fred C. Lee. Interleaving to Reduce Reverse Recovery Loss in Power Factor Correction Circuits [J]. Industry Applications Conference, 2000. Conference Record of the 2000 IEEE, pp. 2311-2316.
[8] Fei Zhang, Jianping Xu. A Novel PCCM Boost PFC Converter With Fast Dynamic Response[C]. Industrial Electronics, IEEE Transactions on 2011, volume: 58 issue: 9, pages: 4207-4216.
[9] Bor-Ren Lin and Hsin-Hung Lu. Single-phase Three-Level PWM Rectifier. IEEE 1999 International Conference on Power Electronics and Drive System, PEDS’99, July 1999,

Hong Kong.
[10] Michael T. Zhang et al, Single phase three-level boost power factor correct converter [C].Proc. IEEE APEC'95 : 434-439.
[11] José R. Pinheiro, Hilton A. Gründling, Dalton L. R. Vidor and José E Baggio. Control Strategy of an Interleaved BOOST Power Factor Correction Converter [J]. Power Electronics Specialists Conference, 1999. PESC 99. 30th Annual IEEE, pp. 137-142.
[12] R. W. Erickson and D. Maksimovic. Fundamentals of Power Electronics [M]. 2nd ed. New York: Springer Verlag, 2000.
[13] Thomas Nussbaumer, Johann W. Kolar. Design Guidelines for Interleaved Single-Phase Boost PFC Circuits [J]. IEEE Trans. on power electron, vol.56, no.7, pp. 2559 - 2573, July 2009.
[14] Wang Jiu-he, Li Hua-de, Wang Li-ming. Direct power control system of three phase boost type PWM rectifiers[J].Proceedings of the CSEE, 2006, 26(18) :54-60(in Chinese).
[15] Qiao Shu-tong, Jiang Jian-guo. Output error passivity control of three-phase boost-type PWM rectifiers[J].Transactions of China Electro-technical Society, 2007, 22(2): 68-73(in Chinese).
[16] Sira-Ramirez H, Perez-Moreno R A, Otega R, et al. Passivity-based controllers for the stabilization of DC to DC power converters [J]. Automatica, 1997, 33(4): 499-513.
[17] Qiao Shu-tong,Wu Xiao-jie, Jiang Jian-guo. Application of Passivity based Sliding Mode Control in DC/ DC Converters [J]. Transactions of China Electro-technical Society, 2003, 18(4): 41-45 (in Chinese).
[18] Wu Lei-tao, Yang Zhao-hua, Xu Bu-gong. Investigation of Passivity-Based Control of DC/DC Converter.[J]. Transactions of China Electro-technical Society, 2004, 19(4): 66-69 (in Chinese).
[19] Xue Hua, Jiang Jian-guo. Study on adaptive passivity-based control strategies of shunt active filters[J].Proceedings of the CSEE, 2007, 27(25): 114-118(in Chinese).
[20] Zhang Zhen-huan, Liu Huijin, Li Qiong-lin, et al.A novel passivity based control algorithm for single-phase active power filter using Euler-Lagrange model[J].Proceedings of the CSEE,2008,28(9): 37-44 (in Chinese).
[21] Wang Jiu-he. Passivity-based control theory and its application[M]. Beijing: Publishing House of Electronics Industry, Nov. 2010 (in Chinese).

