# **Investigation on Power, Delay and Area optimization** of XOR Gate

THAMIZHARASAN .V<sup>1</sup>, RAMYA.M<sup>2</sup>

<sup>1,2</sup>Department of Electronics and Communication Engineering, Erode, INDIA <sup>1,2</sup>Erode Sengunthar Engineering College, Perundurai, Erode, INDIA

Abstract: Nowadays a mobile computing and multimedia applications are need for high-performance reduced size and low-power devices. The multiplication is major operation in any signal processing applications. In any multiplier architecture, adder is one of the major processing elements. In which XOR is the basic block of an adder and multiplier. In this paper, a various design styles of XOR Gate have been surveyed and simulated using Microwind tool. In that XOR gate was analyzed the power using the different styles. They are conventional XOR gate, Pass transistor logic based EX-OR gate, Static inverter based EX-OR gate, Transmission Gate based EX-OR Gate, EX-OR Gate based on 8 & 6 Transistor & and Modified version of EX-OR Gate The CMOS circuit layout was created and simulated in Microwind software. In that the proposed XOR-based circuit has 40.17% of power consumption has improved &14.28 % of area in-terms of number of transistor improved as compare to modified version of EX-OR Gate design.

Keywords: Multiplier, Adder, XOR, VLSI, Microwind.

Received: June 13, 2020. Revised: November 22, 2020. Accepted: December 16, 2020. Published: December 29, 2020

#### Introduction 1.

In the present scenario in wireless communication, portable and mobile devices have consistently demanding the designer to design low power consumption and fastest data path computations with low cost device [1][8][9]. Power loss and time delay becomes a major parameter in the integrated circuits, which plays a very crucial role in digital processing and communication signal operations. In any communication and signal processing applications, the adder is a basic building block [2][5]. In that adder consists of AND gate, OR gate and NOT gate. Most of the designers are used XOR only for generating the sum and carry bits. Also XOR gate is fundamental component of many digital circuits. This paper was presented about the various design styles of XOR gates like pass transistor logic, static inverter logic, Transmission Gate logic, XOR gate using 8, 6 and 4 transistors. Analyzed and compared the area, power and speed of XOR gate using above mentioned technique [3][4]. The best one is selected for the full adder design. E-ISSN: 2224-266X

## 2. Design styles of XOR Gate: 2.1. Conventional XOR gate

The exclusive OR Gate is obtained by the combination of standard logic gate (AND, OR and NOT Gate). It is used as building block of an arithmetic logic circuits, computation logic and error detection and correction circuits. The two input XOR gate is performed to modulo two addition of inputs. The output is high, whenever the inputs are not equal and whenever the inputs are equal the output is low[6]. The truth table of XOR gate is shown in Table No.1. The symbol of XOR gate is shown in Fig No.1 and transistor level implementation is shown in Fig No.2.





Fig.No.2 Conventional XOR Gate

| Table | No 1.  | Truth  | table | ofXOR  | gate |
|-------|--------|--------|-------|--------|------|
| raute | 110.1. | IIuuII | laure | UI AOK | gait |

| Inp | outs | Output |  |  |
|-----|------|--------|--|--|
| Α   | B    | Y      |  |  |
| 0   | 0    | 0      |  |  |
| 0   | 1    | 1      |  |  |
| 1   | 0    | 1      |  |  |
| 1   | 1    | 0      |  |  |

## **2.2.** Pass transistor logic based EX-OR gate The pass transistor logic based XOR gate is shown in Fig No.3.This design consumes very little amount of power supply[4]. But does not produced full rail (rail to rail) output of particular input condition. The reason for this poor output is only nMos transistor used in the design. This nMos transistor was produced only good zero, but produces the poor one output.





## 2.3. Static inverter based EX-OR gate:

The static inverter based XOR gate is shown in Fig.No.4.This design have strong driving capability of input signal. But some of input combinations like 01 is produced poor output voltage level and 00 input combination, the output was produced but need more time (more delay introduced). This delay is the drawback of in this design [4].



Fig.No.4 Static inverter based EX-OR gate

**2.4. Transmission Gate based EX-OR Gate** The Transmission Gate based XOR gate is shown in Fig.No.5. The advantages of transmission gate is produced the full rail output (Strong 0 and strong 1) for the application of input. Because in this design utilized both nMOS and pMOS transistors [4][6].





This design speed is improved in terms of delay and power consumption as compared to above mention techniques. But, due to existence of the static inverter, it occupies more area as compare to above design style.

### 2.5. Transistor based EX-OR Gate

The 8 Transistor based XOR gate is shown in Fig.No.6.This design was produced the full rail (rail to rail) for the application lower supply voltages[4][7].





Even though, the output voltage is dropped at high supply voltages. But also it consumed more power as compare to above design, because due to presents of two static inverter.

**2.6. Transistor EX-OR Gate based** The 6 Transistor based XOR gate is shown in Fig No.7. This design has good driving capability of output. But it consumes more power and less delay at low supply voltages more specifically [4][10].



Fig.No.7 6 Transistor based EX-OR Gate

#### 2.7. EX-OR Gate based on 4 Transistor

The 4 Transistor based XOR gate is shown in Fig.No.8.In this design 4 transistor(2 nMos and 2 pMOS) are used for design of XOR gate. This design is efficient in terms of power consumption as compared to all the above technique. But it has low speed of operation in terms of delay characteristics[4][6][7].



#### 2.8. Modified version of EX-OR Gate:

The modified version of XOR gate is shown in Fig.no.9 In this design style only 4 transistors (2-nMOS & 2-pMOS transistor) are used and also introduced static keeper circuit to improve the output level[4][6][7]. It has further improved the consumption of power as compare to above existing styles.



Fig.No.9 Modified version of EX-OR Gate **2.9. Proposed EX-OR Gate:** 

The proposed XOR gate is shown in Fig.No.10. This design is modification of normal static logic. In this design style only 4 transistors (2-nMOS & 2-pMOS transistor) plus normal static inverter are used. It is further improved the power consumption and area wise as compare to above design technique.





## 3. Simulation Result

The proposed XOR gate is designed using Microwind DSCH simulator and synthesized Standard circuit using CMOS 90nm technology. And also the lavout was generated using Microwind software from the Verilog file which is generated by DSCH Microwind software. The power, speed in-terms of rise and fall time delay and area in-terms of number of transistor is measured and analyzed for different styles of XOR Gate. The Table No.2 shows that consumption of power, area utilization and delay for various styles of XOR gate design. The Fig.No.11 & 12 Shows that layout and simulation result of proposed XOR gate. In that the proposed XOR-based circuit has 33.6% of power consumption has improved & 22.7 % of area in-terms of number of transistor improved as compare to Modified version of EX-OR Gate design styles. The graphical analysis for Power, Area and Delay of XOR gate is shown in Fig.No.13, 14 and 15 respectively. The Fig.No.16 shows that tradeoff between area, power and delay of XOR gate.



Fig.No.11 Layout of proposed XOR Gate



Fig.No.12 Simulation Results of proposed XOR gate.

| Design Style                     | Power       | Area        | Fall time | Rise time | Total |
|----------------------------------|-------------|-------------|-----------|-----------|-------|
|                                  | Consumption | (No. of     | delay     | delay     | Delay |
|                                  | (uW)        | Transistor) | (ps)      | (ps)      | (ps)  |
| XOR gate conventional            | 3.24        | 12          | 58        | 38        | 48.00 |
| Pass transistor logic based XOR  | -           | 4           | 7         | 12        | 9.50  |
| Static inverter based EX-OR gate | 1.80        | 4           | 7         | 58        | 32.50 |
| Transmission Gate based XOR      | 2.62        | 6           | 9         | 22        | 15.50 |
| EX-OR Gate based on 8 Transistor | 7.97        | 8           | 16        | 12        | 14.00 |
| EX-OR Gate based on 6 Transistor | 9.48        | 6           | 55        | 21        | 38.00 |
| Modified version of EX-OR Gate   | 2.23        | 7           | 10        | 12        | 11.00 |
| Proposed EX-OR Gate              | 1.48        | 6           | 5         | 12        | 8.50  |

Table No.1: Comparison Results of Various design Styles

## 4. Conclusion

In this paper a new XOR gate was proposed, designed and compared with the various circuit design styles in terms of power consumption, delay, and area in-terms of number of transistor. The transistor level XOR gates is designed and simulated in DSCH micro wind software using CMOS 90nm technology. The CMOS circuit layout is created and simulated in Microwind software. In that the proposed XOR-based circuit has 40.17% of power consumption has improved &14.28% of area in-terms of number of transistor improved as compare to Modified version of EX-OR Gate design style. Further, this design can be extended to test the different adders, multiplier, and filters and signal processing module. Also it is possible to optimize the performance of ALU, DSP processors and data path modules using proposed design.



Fig.No.13 Comparison chart for Power Consumption of XOR Gate



Fig.No.14 Comparison Chart for Area Utilization of XOR Gate



Fig.No.16 Tradeoff between Area, Power and delay of XOR Gate

#### References

- [1]. J. Kandpal, A. Tomar, M. Agarwal and K.
  K. Sharma, "High-Speed Hybrid-Logic Full Adder Using High-Performance 10-T XOR-XNOR Cell," in *IEEE Transactions on Very Large Scale Integration (VLSI) Systems*, vol. 28, no. 6, pp. 1413-1422, June 2020, doi: 10.1109/TVLSI.2020.2983850
- [2]. H. Naseri and S. Timarchi, "Low-Power and Fast Full Adder by Exploring New XOR and XNOR Gates," in *IEEE Transactions on Very Large Scale Integration (VLSI) Systems*, vol. 26, no. 8, pp. 1481-1493, Aug. 2018, doi: 10.1109/TVLSI.2018.2820999.
- [3]. P. Malini, G. N. Balaji, K. Boopathiraja, A. Gautami, P. Shanmugavadivu and S. C. Pandian, "Design of Swing Dependent XOR-XNOR Gates based Hybrid Full Adder," 2019 5th International Conference on Advanced Computing & Communication Systems (ICACCS), Coimbatore, India, 2019, pp. 1164-1170, doi: 10.1109/ICACCS.2019.8728480.
- [4]. S.V.Raghu Sekhar Reddy, T.N.S.R.Revanth and Sarada Musala, "Ultra-Low Power m-Sequence Code Generator using New XOR Gate for Body Sensor Node Applications," International Conference on Communication and Signal Processing, April 4-6, 2019, India.
- [5]. A. N. M. Hossain, and M. A. Abedin, "Implementation of an XOR Based 16-bit Carry Select Adder for Area, Delay and Power Minimization," International Conference on Electrical, Computer and Communication Engineering (ECCE), 7-9 February, 2019.
- [6]. Sarada Musala, Avireni Srinivasulu and D. Pal, "Novel Low-Supply, Differential XOR/ XNOR with Rail-to-Rail Swing, for Hamming-Code Generation", International Journal of Electronics

Letters (Taylor & Francis), Scopus, ISSN: 2168-1724, e-ISSN:2168-1732, 2018,Vol.6,No.3,pp.272–

287,https://doi.org/10.1080/21681724.20 17.1357761.

- [7]. P. V. Lakshmi, Sarada Musala, Avireni Srinivasulu and D. Pal "Three Novel Single-Stage Full Swing 3-Input XOR", International Journal of Electronics (Taylor & Francis), ISSN: 0020-7217, e-ISSN: 1362-3060, Science Citation Index, Vol.105, issue 8, 1416–1432, April 2018, DOI: 10.1080/00207217.2018.14
- [8]. Mr.V.Thamizharasan, Mr.V.Parthipan (September 2012) "An Efficient VLSI Architecture for FIR Filter using Computation Sharing Multiplier" in the International Journal of Computer applications ISSN: 0975-8887, Volume 54, Issue no.14), Page No.1-6 and DOI: 10.5120/8631-1939.
- [9]. Mr.V. Thamizharasan,

Ms.K.S.Renugadevi (September 2016) "Efficacious Convolution and Deconvolution VLSI Architecture for Productiveness DSP Applications" in the International Journal for Science and Advance Research In Technology ISSN: 2395-1052, Volume 2, Issue no.9, Page No.117-122.

[10]. C. P. Kadu and M. Sharma, "Area-Improved High-Speed Hybrid 1bit Full Adder Circuit Using 3T-XNOR Gate," 2017 International Conference on Computing, Communication, Control and Automation (ICCUBEA), Pune, 2017, pp. 1-5, doi: 10.1109/ICCUBEA.2017.8463827.

## **Creative Commons Attribution License 4.0** (Attribution 4.0 International, CC BY 4.0)

This article is published under the terms of the Creative Commons Attribution License 4.0 https://creativecommons.org/licenses/by/4.0/deed.en\_US

304